## 8M x 16 DDR Synchronous DRAM (SDRAM)

(Rev. 1.4 May/2006)

#### **Features**

- Fast clock rate: 300/275/250/200MHz
- Differential Clock CK & /CK
- Bi-directional DQS
- DLL enable/disable by EMRS
- Fully synchronous operation
- Internal pipeline architecture
- Four internal banks, 1M x 16-bit for each bank
- Programmable Mode and Extended Mode registers
  - /CAS Latency: 3, 4
  - Burst length: 2, 4, 8
  - Burst Type: Sequential & Interleaved
- Individual byte write mask control
- DM Write Latency = 0
- Auto Refresh and Self Refresh
- 4096 refresh cycles / 32ms
- Precharge & active power down
- Power supplies: VDD & VDDQ =  $2.5V \pm 5\%$
- Interface: SSTL\_2 I/O Interface
- Package: 66 Pin TSOP II, 0.65mm pin pitch
- Lead-free Package is available.

### Pin Assignment (Top View)



### **Ordering Information**

| Part Number          | Clock Frequency | Data Rate   | Package |
|----------------------|-----------------|-------------|---------|
| EM6A9160TS-3.3/3.3G* | 300MHz          | 600Mbps/pin | TSOP II |
| EM6A9160TS-3.6/3.6G  | 275MHz          | 550Mbps/pin | TSOP II |
| EM6A9160TS-4/4G      | 250MHz          | 500Mbps/pin | TSOP II |
| EM6A9160TS-5/5G      | 200MHz          | 400Mbps/pin | TSOP II |

Note: "G" indicates Pb-free package

## Etron Technology, Inc.

No. 6, Technology Rd. V, Science-Based Industrial Park, Hsinchu, Taiwan 30077, R.O.C.

TEL: (886)-3-5782345 FAX: (886)-3-5778671

#### Overview

The EM6A9160 SDRAM is a high-speed CMOS double data rate synchronous DRAM containing 128 Mbits. It is internally configured as a quad 2M x 16 DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CK). Data outputs occur at both rising edges of CK and /CK. Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of a BankActivate command which is then followed by a Read or Write command. The EM6A9160 provides programmable Read or Write burst lengths of 2, 4, or 8. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. The refresh functions, either Auto or Self Refresh are easy to use. In addition, EM6A9160 features programmable DLL option. By having a programmable mode register and extended mode register, the system can choose the most suitable modes to maximize its performance. These devices are well suited for applications requiring high memory bandwidth, result in a device particularly well suited to high performance main memory and graphics applications.





## **Pin Descriptions**

Table 1. Pin Details of EM6A9160

| Symbol     | Туре              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK, /CK    | Input             | <b>Differential Clock:</b> CK, /CK are driven by the system clock. All SDRAM input signals are sampled on the positive edge of CK. Both CK and /CK increment the internal burst counter and controls the output registers.                                                                                                                                                                                                                                                                                                                                                                                               |
| CKE        | Input             | Clock Enable: CKE activates(HIGH) and deactivates(LOW) the CK signal. If CKE goes low synchronously with clock, the internal clock is suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains low. When all banks are in the idle state, deactivating the clock controls the entry to the Power Down and Self Refresh modes.                                                                                                                                                                                                                                  |
| BS0, BS1   | Input             | <b>Bank Select:</b> BS0 and BS1 defines to which bank the BankActivate, Read, Write, or BankPrecharge command is being applied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| A0-A11     | Input             | Address Inputs: A0-A11 are sampled during the BankActivate command (row address A0-A11) and Read/Write command (column address A0-A8 with A10 defining Auto Precharge).                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| /CS        | Input             | Chip Select: /CS enables (sampled LOW) and disables (sampled HIGH) the command decoder. All commands are masked when /CS is sampled HIGH. /CS provides for external bank selection on systems with multiple banks. It is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                            |
| /RAS       | Input             | Row Address Strobe: The /RAS signal defines the operation commands in conjunction with the /CAS and /WE signals and is latched at the positive edges of CK. When /RAS and /CS are asserted "LOW" and /CAS is asserted "HIGH," either the BankActivate command or the Precharge command is selected by the /WE signal. When the /WE is asserted "HIGH," the BankActivate command is selected and the bank designated by BS is turned on to the active state. When the /WE is asserted "LOW," the Precharge command is selected and the bank designated by BS is switched to the idle state after the precharge operation. |
| /CAS       | Input             | Column Address Strobe: The /CAS signal defines the operation commands in conjunction with the /RAS and /WE signals and is latched at the positive edges of CK. When /RAS is held "HIGH" and /CS is asserted "LOW," the column access is started by asserting /CAS "LOW." Then, the Read or Write command is selected by asserting /WE "HIGH" or LOW"."                                                                                                                                                                                                                                                                   |
| /WE        | Input             | Write Enable: The /WE signal defines the operation commands in conjunction with the /RAS and /CAS signals and is latched at the positive edges of CK. The /WE input is used to select the BankActivate or Precharge command and Read or Write command.                                                                                                                                                                                                                                                                                                                                                                   |
| LDQS,      | Input /           | Bidirectional Data Strobe: Specifies timing for Input and Output data. Read Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| UDQS       | Output            | Strobe is edge triggered. Write Data Strobe provides a setup and hold time for data and DQM. LDQS is for DQ0~7, UDQS is for DQ8~15.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LDM,       | Input             | Data Input Mask: Input data is masked when DM is sampled HIGH during a write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| UDM        |                   | cycle. LDM masks DQ0-DQ7, UDM masks DQ8-DQ15.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DQ0 - DQ15 | Input /<br>Output | Data I/O: The DQ0-DQ15 input and output data are synchronized with the positive edges of CK and /CK. The I/Os are byte-maskable during Writes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| V <sub>DD</sub>  | Supply | Power Supply: +2.5V ±5%                                                                |
|------------------|--------|----------------------------------------------------------------------------------------|
| Vss              | Supply | Ground                                                                                 |
| V <sub>DDQ</sub> | Supply | <b>DQ Power:</b> +2.5V ±5%. Provide isolated power to DQs for improved noise immunity. |
| Vssq             | Supply | DQ Ground: Provide isolated ground to DQs for improved noise immunity.                 |
| VREF             | Supply | Reference Voltage for Inputs: +0.5*VDDQ                                                |
| NC               | -      | No Connect: These pins should be left unconnected.                                     |



### **Operation Mode**

Fully synchronous operations are performed to latch the commands at the positive edges of CK. Table 2 shows the truth table for the operation commands.

Table 2. Truth Table (Note (1), (2))

| Command                     | State                 | CKE <sub>n-1</sub> | CKEn | UDM | UDM | BS0,1 | <b>A</b> 10 | A0-9,11              | /CS | /RAS | /CAS | /WE |
|-----------------------------|-----------------------|--------------------|------|-----|-----|-------|-------------|----------------------|-----|------|------|-----|
| BankActivate                | Idle <sup>(3)</sup>   | Н                  | Х    | Х   | Х   | V     | Row         | address              | L   | L    | Н    | Н   |
| BankPrecharge               | Any                   | Н                  | Х    | Х   | Х   | V     | L           | Х                    | L   | L    | Н    | L   |
| PrechargeAll                | Any                   | Н                  | Х    | Х   | Х   | Х     | Н           | Х                    | L   | L    | Н    | L   |
| Write                       | Active <sup>(3)</sup> | Н                  | Х    | Х   | Х   | V     | L           | Column               | L   | Н    | L    | L   |
| Write and AutoPrecharge     | Active <sup>(3)</sup> | Н                  | Х    | Х   | Х   | ٧     | Η           | address<br>(A0 ~ A8) | L   | Н    | L    | L   |
| Read                        | Active <sup>(3)</sup> | Н                  | Х    | Х   | Х   | ٧     | L           | Column               | L   | Н    | L    | Н   |
| Read and Autoprecharge      | Active <sup>(3)</sup> | Н                  | Х    | Х   | Х   | V     | Н           | address<br>(A0 ~ A8) | L   | Н    | L    | Н   |
| Mode Register Set           | Idle                  | Н                  | Х    | Х   | Х   | (     | OP co       | ode                  | L   | L    | L    | L   |
| Extended MRS                | Idle                  | Н                  | Х    | Х   | Х   | (     | OP co       | ode                  | L   | L    | L    | L   |
| No-Operation                | Any                   | Н                  | Х    | Х   | Х   | Х     | Χ           | Х                    | L   | Н    | Н    | Н   |
| Burst Stop                  | Active <sup>(4)</sup> | Н                  | Х    | Х   | Х   | Х     | Х           | Х                    | L   | Н    | Н    | L   |
| Device Deselect             | Any                   | Н                  | Х    | Х   | Х   | Х     | Х           | Х                    | Η   | Х    | Х    | Χ   |
| AutoRefresh                 | Idle                  | Н                  | Н    | Х   | Х   | Х     | Χ           | Х                    | L   | L    | L    | Η   |
| SelfRefresh Entry           | Idle                  | Н                  | L    | Х   | Χ   | Х     | Х           | Х                    | L   | L    | L    | Н   |
| SelfRefresh Exit            | Idle                  | L                  | Н    | Х   | Х   | Х     | Х           | Х                    | Η   | Х    | Х    | Χ   |
|                             | (SelfRefresh)         |                    |      |     |     |       |             |                      | L   | Н    | Н    | Н   |
| Precharge Power Down Mode   | Idle                  | Н                  | L    | Х   | Х   | Х     | Χ           | Х                    | Н   | Х    | Х    | Х   |
| Entry                       |                       |                    |      |     |     |       |             |                      | L   | Н    | Н    | Н   |
| Precharge Power Down Mode   | Any                   | L                  | Н    | Х   | Х   | Х     | Х           | Х                    | Н   | Х    | Х    | Χ   |
| Exit                        | (PowerDown)           |                    |      |     |     |       |             |                      | L   | Н    | Н    | Н   |
| Active Power Down Mode      | Active                | Н                  | L    | Х   | Х   | Х     | Х           | Х                    | Н   | Х    | Х    | Χ   |
| Entry                       |                       |                    |      |     |     |       |             |                      | L   | V    | V    | ٧   |
| Active Power Down Mode Exit | Any                   | L                  | Н    | Х   | Х   | Х     | Х           | Х                    | Н   | Х    | Х    | Х   |
|                             | (PowerDown)           |                    |      |     |     |       |             |                      | L   | Н    | Н    | Н   |
| Data Input Mask Disable     | Active                | Н                  | Х    | L   | L   | Х     | Χ           | Х                    | Х   | Х    | Х    | Х   |
| Data Input Mask Enable(5)   | Active                | Н                  | Х    | Н   | Н   | Х     | Х           | Х                    | Х   | Х    | Х    | Χ   |

**Note:** 1. V=Valid data, X=Don't Care, L=Low level, H=High level

2. CKE<sub>n</sub> signal is input level when commands are provided. CKE<sub>n-1</sub> signal is input level one clock cycle before the commands are provided.

- 3. These are states of bank designated by BS signal.
- 4. Device state is 1, 2, 4, 8, and full page burst operation.
- 5. LDM and UDM can be enable respectively.



### **Mode Register Set (MRS)**

The mode register is divided into various fields depending on functionality.

Burst Length Field (A2~A0)

This field specifies the data length of column access using the A2~A0 pins and selects the Burst Length to be 2, 4, 8.

| A2 | A1 | A0 | Burst Length |
|----|----|----|--------------|
| 0  | 0  | 0  | Reserved     |
| 0  | 0  | 1  | 2            |
| 0  | 1  | 0  | 4            |
| 0  | 1  | 1  | 8            |
| 1  | 0  | 0  | Reserved     |
| 1  | 0  | 1  | Reserved     |
| 1  | 1  | 0  | Reserved     |
| 1  | 1  | 1  | Reserved     |

Addressing Mode Select Field (A3)

The Addressing Mode can be one of two modes, both Interleave Mode or Sequential Mode. Both Sequential Mode and Interleave Mode support burst length of 2,4 and 8.

| A3 | Addressing Mode |
|----|-----------------|
| 0  | Sequential      |
| 1  | Interleave      |

--- Addressing Sequence of Sequential Mode

An internal column address is performed by increasing the address from the column address which is input to the device. The internal column address is varied by the Burst Length as shown in the following table.

| Data n         | 0                                 | 1                | 2   | 3   | 4   | 5   | 6   | 7 |  |  |  |  |  |  |
|----------------|-----------------------------------|------------------|-----|-----|-----|-----|-----|---|--|--|--|--|--|--|
| Column Address | n                                 | n+1              | n+2 | n+3 | n+5 | n+6 | n+7 |   |  |  |  |  |  |  |
| Burst Length   |                                   | 2 word<br>4 word |     |     |     |     |     |   |  |  |  |  |  |  |
|                | 8 words                           |                  |     |     |     |     |     |   |  |  |  |  |  |  |
|                | Full Page (Even starting address) |                  |     |     |     |     |     |   |  |  |  |  |  |  |

--- Addressing Sequence of Interleave Mode

A column access is started in the input column address and is performed by inverting the address bits in the sequence shown in the following table.

| Data n |    |    | Burst I    | Length     |    |     |     |     |         |         |
|--------|----|----|------------|------------|----|-----|-----|-----|---------|---------|
| Data 0 | A7 | A6 | <b>A</b> 5 | A4         | АЗ | A2  | A1  | A0  |         |         |
| Data 1 | A7 | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2  | A1  | A0# | 4 words |         |
| Data 2 | A7 | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2  | A1# | A0  |         |         |
| Data 3 | A7 | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2  | A1# | A0# |         | 8 words |
| Data 4 | A7 | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2# | A1  | A0  |         |         |
| Data 5 | A7 | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2# | A1  | A0# |         |         |
| Data 6 | A7 | A6 | <b>A</b> 5 | A4         | А3 | A2# | A1# | A0  |         |         |
| Data 7 | A7 | A6 | <b>A</b> 5 | A4         | А3 | A2# | A1# | A0# |         |         |

#### CAS Latency Field (A6~A4)

This field specifies the number of clock cycles from the assertion of the Read command to the first read data. The minimum whole value of CAS Latency depends on the frequency of CK. The minimum whole value satisfying the following formula must be programmed into this field.  $t_{CAC}(min) \leq CAS$  Latency X  $t_{CK}$ 

| A6 | <b>A</b> 5 | A4 | CAS Latency |
|----|------------|----|-------------|
| 0  | 0          | 0  | Reserved    |
| 0  | 0          | 1  | Reserved    |
| 0  | 1          | 0  | Reserved    |
| 0  | 1          | 1  | 3 clocks    |
| 1  | 0          | 0  | 4 clocks    |
| 1  | 0          | 1  | Reserved    |
| 1  | 1          | 0  | Reserved    |
| 1  | 1          | 1  | Reserved    |

#### • Test Mode field (A8~A7)

These two bits are used to enter the test mode and must be programmed to "00" in normal operation.

| A8 | A7 | Test Mode   |  |  |  |  |
|----|----|-------------|--|--|--|--|
| 0  | 0  | Normal mode |  |  |  |  |
| 1  | 0  | DLL Reset   |  |  |  |  |
| X  | 1  | Test mode   |  |  |  |  |

#### • (BS0, BS1)

| BS1 | BS0 | An ~ A0                   |
|-----|-----|---------------------------|
| RFU | 0   | MRS Cycle                 |
| RFU | 1   | Extended Functions (EMRS) |



### **Extended Mode Register Set (EMRS)**

The Extended Mode Register Set stores the data for enabling or disabling DLL and selecting output driver strength. The default value of the extended mode register is not defined, therefore must be written after power up for proper operation. The extended mode register is written by asserting low on CS#, RAS#, CAS#, and WE#. The state of A0, A2 ~ A5, A7 ~ A11and BS1 is written in the mode register in the same cycle as CS#, RAS#, CAS#, and WE# going low. The DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the extended mode register. A1 and A6 are used for setting driver strength to normal, weak or matched impedance. Two clock cycles are required to complete the write operation in the extended mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. "High" on BS0 is used for EMRS. Refer to the table for specific codes.

#### **Extended Mode Resistor Bitmap**

| BS1      | BSC  | )          | A1 | 1  | A10                     | A9             | A8       | A7                                      | A6                      | <b>A</b> 5 | A4       | A3         | A2  | A1  | A0      |
|----------|------|------------|----|----|-------------------------|----------------|----------|-----------------------------------------|-------------------------|------------|----------|------------|-----|-----|---------|
| 0        | 1    |            |    |    | RFU mı                  | ust be se      | et to "C | )"                                      | DS1                     | RF         | U must l | "0"        | DS0 | DLL |         |
| <b>▼</b> |      | <b>↓ ↓</b> |    |    |                         |                |          |                                         |                         |            |          | <b>□</b> ▼ |     |     |         |
| BS0      | Mode |            | A6 | A1 | Drive Strength Strength |                |          |                                         | Comment                 |            |          |            |     | DLL |         |
| 0        | MRS  |            | 0  | 0  |                         | Full           |          | 100%                                    |                         |            |          |            |     | 0   | Enable  |
| 1        | EMRS |            | 0  | 1  | SS                      | STL-2 weak 60% |          |                                         |                         |            |          |            |     | 1   | Disable |
|          |      | ,          | 1  | 0  |                         | RFU            |          | RFU                                     | RFU Reserved For Future |            |          |            |     |     |         |
|          |      |            | 1  | 1  | Matche                  | d imped        | lance    | nce 30% Output driver matches impedance |                         |            |          |            |     |     |         |



## **Absolute Maximum Rating**

| Symbol                         | Item                         | Rating                       |                  | Unit | Note |
|--------------------------------|------------------------------|------------------------------|------------------|------|------|
|                                |                              | -3.3/3.6/4/5                 | -3.3G/3.6G/4G/5G |      |      |
| VIN, VOUT                      | Input, Output Voltage        | - 0.3~ V <sub>DD</sub> + 0.3 |                  | V    | 1    |
| $V_{\text{DD}},V_{\text{DDQ}}$ | Power Supply Voltage         | - 0.3~3.6                    |                  | V    | 1    |
| $T_OPR$                        | Operating Temperature        | 0~70                         |                  | °C   | 1    |
| Тѕтс                           | Storage Temperature          | torage Temperature - 55~150  |                  | °C   | 1    |
| T <sub>SOLDER</sub>            | Soldering Temperature        | 245                          | 260              | °C   | 1    |
| Po                             | Power Dissipation            | 1                            |                  | W    | 1    |
| Іоит                           | Short Circuit Output Current | 50                           |                  | mA   | 1    |

## Recommended D.C. Operating Conditions (Ta = $0 \sim 70$ °C)

| Parameter                                | Symbol           | Min.                   | Max.                   | Unit | Note           |
|------------------------------------------|------------------|------------------------|------------------------|------|----------------|
| Power Supply Voltage                     | V <sub>DD</sub>  | 2.375                  | 2.625                  | V    |                |
| Power Supply Voltage (for I/O Buffer)    | V <sub>DDQ</sub> | 2.375                  | 2.625                  | V    |                |
| Input Reference Voltage                  | VREF             | 0.49* VDDQ             | 0.51* VDDQ             | V    |                |
| Termination Voltage                      | Vтт              | VREF - 0.04            | VREF + 0.04            | V    |                |
| Input High Voltage (DC)                  | VIH (DC)         | VREF + 0.15            | VDDQ + 0.3             | V    |                |
| Input Low Voltage (DC)                   | V⊩(DC)           | -0.3                   | VREF - 0.15            | V    |                |
| Input Voltage Level, CLK and CLK# inputs | VIN (DC)         | -0.3                   | VDDQ + 0.3             | V    |                |
| Input leakage current                    | lı               | -5                     | 5                      | μΑ   |                |
| Output leakage current                   | loz              | -5                     | 5                      | μΑ   |                |
| Output High Voltage                      | Vон              | V <sub>TT</sub> + 0.76 | -                      | V    | Iон = -15.2 mA |
| Output Low Voltage                       | Vol              |                        | V <sub>TT</sub> – 0.76 | V    | IoL = +15.2 mA |



## Capacitance (VDD = 2.5V, f = 1MHz, Ta = 25 °C)

| Symbol           | Parameter                             | Min. | Max. | Unit |
|------------------|---------------------------------------|------|------|------|
| CIN              | Input Capacitance (except for CK pin) | 2.5  | 4    | pF   |
|                  | Input Capacitance (CK pin)            | 2.5  | 4    | pF   |
| C <sub>I/O</sub> | DQ, DQS, DM Capacitance               | 4    | 6.5  | рF   |

Note: These parameters are periodically sampled and are not 100% tested.

## Recommended D.C. Operating Conditions (V<sub>DD</sub> = $2.5V \pm 5\%$ , Ta = $0 \sim 70$ °C)

| Parameter & Test Condition                                                                                                                                                                                                                   | Symbol | 3.3 | 3.6 | 4   | 5   | Linit | Notes  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-----|-------|--------|
| r diameter d rest condition                                                                                                                                                                                                                  |        | Max |     |     |     | Offic | 140163 |
| OPERATING CURRENT: One bank; Active-Precharge; tRC=tRC(min); tCK=tCK(min); DQ,DM and DQS inputs changing once per clock cycle; Address and control inputs changing once every two clock cycles.                                              | IDD0   | 200 | 180 | 160 | 140 | mA    |        |
| OPERATING CURRENT: One bank; Active-Read-Precharge; BL=4; CL=4; tRCDRD=4*tcκ; tRC=tRc(min); tcκ=tcκ(min); lout=0mA; Address and control inputs changing once per clock cycle                                                                 | IDD1   | 220 | 200 | 180 | 160 | mA    |        |
| PRECHARGE POWER-DOWN STANDBY CURRENT: All banks idle; power-down mode; tck=tck(min); CKE=LOW                                                                                                                                                 | IDD2P  | 50  | 45  | 40  | 35  | mA    |        |
| IDLE STANDLY CURRENT: CKE = HIGH; CS#=HIGH(DESELECT); All banks idle; tck=tck(min); Address and control inputs changing once per clock cycle; VIN=VREF for DQ, DQS and DM                                                                    | IDD2N  | 110 | 100 | 90  | 80  | mA    |        |
| ACTIVE POWER-DOWN STANDBY CURRENT : one bank active; power-down mode; CKE=LOW; tck=tck(min)                                                                                                                                                  | IDD3P  | 50  | 45  | 40  | 35  | mA    |        |
| ACTIVE STANDBY CURRENT: CS#=HIGH;CKE=HIGH; one bank active; tRC=tRC(max);tcK=tCK(min);Address and control inputs changing once per clock cycle; DQ,DQS,and DM inputs changing twice per clock cycle                                          | IDD3N  | 120 | 110 | 100 | 90  | mA    |        |
| OPERATING CURRENT BURST READ: BL=2; READS; Continuous burst; one bank active; Address and control inputs changing once per clock cycle; tck=tck(min); lout=0mA;50% of data changing on every transfer                                        | IDD4R  | 340 | 310 | 280 | 250 | mA    |        |
| OPERATING CURRENT BURST Write: BL=2; WRITES; Continuous Burst; one bank active; address and control inputs changing once per clock cycle; tcκ=tcκ(min); DQ,DQS,and DM changing twice per clock cycle; 50% of data changing on every transfer | IDD4W  | 280 | 260 | 240 | 220 | mA    |        |
| AUTO REFRESH CURRENT : trc=trfc(min); tck=tck(min)                                                                                                                                                                                           | IDD5   | 270 | 250 | 230 | 210 | mA    |        |
| SELF REFRESH CURRENT: Sell Refresh Mode; CKE<=0.2V;tcK=tcK(min)                                                                                                                                                                              | IDD6   | 2   | 2   | 2   | 2   | mA    |        |
| BURST OPERATING CURRENT 4 bank operation:                                                                                                                                                                                                    |        |     |     |     |     |       |        |
| Four bank interleaving READs; BL=4;with Auto Precharge; tRC=tRC(min); tCK=tCK(min); Address and control inputschang only during Active, READ, or WRITE command                                                                               | IDD7   | 440 | 400 | 360 | 330 | mA    |        |



### **Electrical AC Characteristics** ( $V_{DD} = 2.5 \pm 5\%$ , $Ta = 0 \sim 70 °C$ )

|                   |                                   | 3.3 3    |              | 3.     | 3.6 4.0      |        |              | 5.0    |              |      |      |
|-------------------|-----------------------------------|----------|--------------|--------|--------------|--------|--------------|--------|--------------|------|------|
| Symbol            | Parameter                         |          | Min          | Max    | Min          | Max    | Min          | Max    | Min          | Max  | Unit |
| <b>+</b>          | Olaska suska kissa                | CL = 3   | -            | -      | 3.6          | 10     | 4            | 10     | 5            | 10   |      |
| tck               | Clock cycle time                  | CL = 4   | 3.3          | 10     | -            | -      | -            | -      | -            | -    | ns   |
| tсн               | Clock high level width            |          | 0.45         | 0.55   | 0.45         | 0.55   | 0.45         | 0.55   | 0.45         | 0.55 | tcĸ  |
| tcL               | Clock low level width             |          | 0.45         | 0.55   | 0.45         | 0.55   | 0.45         | 0.55   | 0.45         | 0.55 | tcĸ  |
| togsck            | DQS-out access time from C        | K,CK#    | -0.6         | 0.6    | -0.6         | 0.6    | -0.6         | 0.6    | -0.7         | 0.7  | ns   |
| tac               | Output access time from CK        | CK#      | -0.6         | 0.6    | -0.6         | 0.6    | -0.6         | 0.6    | -0.7         | 0.7  | ns   |
| toasa             | DQS-DQ Skew                       |          | -            | 0.35   | -            | 0.4    | -            | 0.4    | -            | 0.45 | ns   |
| trpre             | Read preamble                     |          | 0.9          | 1.1    | 0.9          | 1.1    | 0.9          | 1.1    | 0.9          | 1.1  | tcĸ  |
| <b>t</b> RPST     | Read postamble                    |          | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6  | tcĸ  |
| toass             | CK to valid DQS-in                |          | 0.85         | 1.15   | 0.85         | 1.15   | 0.85         | 1.15   | 0.85         | 1.15 | tcĸ  |
| twpres            | DQS-in setup time                 |          | 0            | -      | 0            | -      | 0            | -      | 0            | -    | ns   |
| twpreh            | DQS-in hold time                  |          | 0.35         | -      | 0.35         | -      | 0.35         | -      | 0.3          | -    | tcĸ  |
| twpst             | DQS write postamble               |          | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6  | tcĸ  |
| t <sub>DQSH</sub> | DQS in high level pulse width     | 1        | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6  | tcĸ  |
| tDQSL             | DQS in low level pulse width      |          | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6    | 0.4          | 0.6  | tcĸ  |
| tıs               | Address and Control input se      | tup time | 0.9          | -      | 0.9          | -      | 0.9          | -      | 1.0          | -    | ns   |
| tıн               | Address and Control input ho      | ld time  | 0.9          | -      | 0.9          | -      | 0.9          | -      | 1.0          | -    | ns   |
| t <sub>DS</sub>   | DQ & DM setup time to DQS         |          | 0.35         | -      | 0.4          | -      | 0.4          | -      | 0.45         | -    | ns   |
| tон               | DQ & DM hold time to DQS          |          | 0.35         | -      | 0.4          | -      | 0.4          | -      | 0.45         | -    | ns   |
|                   |                                   | tCLMIN   |              | tCLMIN |              | tCLMIN |              | tCLMIN |              |      |      |
| thp               | Clock half period                 |          | or<br>tCHMIN | -      | or<br>tCHMIN | -      | or<br>tCHMIN | -      | or<br>tCHMIN | -    | ns   |
|                   | 0                                 |          | tHP -        |        | tHP -        |        | tHP -        |        | tHP -        |      |      |
| <b>t</b> QH       | Output DQS valid window           |          | 0.35         | -      | 0.4          | -      | 0.4          | -      | 0.45         | -    | ns   |
| trc               | Row cycle time                    |          | 15           | 1      | 15           | -      | 13           | 1      | 12           | •    | tcĸ  |
| trfc              | Refresh row cycle time            |          | 17           | 1      | 17           | -      | 15           | 1      | 14           | •    | tcĸ  |
| <b>t</b> RAS      | Row active time                   |          | 10           | 100K   | 10           | 100K   | 9            | 100K   | 8            | 100K | tcĸ  |
| trcdrd            | RAS# to CAS# Delay in Read        |          | 5            | -      | 5            | -      | 4            | -      | 4            | -    | tcĸ  |
| trcowr            | RAS# to CAS# Delay in Write       | •        | 3            | -      | 3            | -      | 2            | -      | 2            | -    | tcĸ  |
| t <sub>RP</sub>   | Row precharge time                |          | 5            | -      | 5            | -      | 4            | -      | 4            | -    | tcĸ  |
| trrd              | Row active to Row active dela     | у        | 3            | 1      | 3            | 1      | 3            | 1      | 3            | 1    | tcĸ  |
| tw <sub>R</sub>   | Write recovery time               |          | 3            | 1      | 3            | 1      | 3            | 1      | 3            | 1    | tcĸ  |
| tCDLR             | Last data in to Read comman       | d        | 3            | -      | 2            | -      | 2            | -      | 2            | -    | tcĸ  |
| tccd              | Col. Address to Col. Address      | delay    | 1            | -      | 1            | -      | 1            | -      | 1            | -    | tcĸ  |
| tmrd              | Mode register set cycle time      |          | 2            | -      | 2            | -      | 2            | -      | 2            | -    | tcĸ  |
| <b>t</b> DAL      | Auto precharge write recovery + F | recharge | 8            | -      | 8            | -      | 7            | -      | 7            | -    | tcĸ  |
| txsa              | Self refresh exit to read command | delay    | 200          | -      | 200          | -      | 200          | -      | 200          | -    | tcĸ  |
| tPDEX             | Power down exit time              |          | tCK + tIS    | -      | tCK + tIS    | -      | tCK + tIS    | -      | tCK + tIS    | -    | ns   |
| tref              | Refresh interval time             |          | -            | 7.8    | -            | 7.8    |              | 7.8    | -            | 7.8  | us   |



### **Recommended A.C. Operating Conditions** ( $V_{DD} = 2.5 \pm 5\%$ , $Ta = 0~70 \,^{\circ}\text{C}$ )

| Parameter                                         | Symbol   | Min.                      | Max.                      | Unit | Note |
|---------------------------------------------------|----------|---------------------------|---------------------------|------|------|
| Input High Voltage (DC)                           | VIH (AC) | VREF + 0.35               |                           | V    |      |
| Input Low Voltage (DC)                            | V⊩(AC)   |                           | VREF - 0.35               | V    |      |
| Input Different Voltage, CLK and CLK# inputs      | VID (AC) | 0.7                       | VDDQ + 0.6                | V    |      |
| Input Crossing Point Voltage, CLK and CLK# inputs | Vıx (AC) | 0.5*V <sub>DDQ</sub> -0.2 | 0.5*V <sub>DDQ</sub> +0.2 | ٧    |      |

#### Note:

- Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.
- 2. All voltages are referenced to Vss.
- 3. These parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of tck and tRc. Input signals are changed one time during tck.
- 4. Power-up sequence is described in Note 6.
- 5. A.C. Test Conditions

#### **SSTL 2 Interface**

| Reference Level of Output Signals (VRFE) | 0.5 * VDDQ                             |
|------------------------------------------|----------------------------------------|
| Output Load                              | Reference to the Under Output Load (A) |
| Input Signal Levels                      | VREF+0.35 V / VREF-0.35 V              |
| Input Signals Slew Rate                  | 1 V/ns                                 |
| Reference Level of Input Signals         | 0.5 * V <sub>DDQ</sub>                 |



#### 6. Power up Sequence

Power up must be performed in the following sequence.

1) Power must be applied to VDD and VDDQ(simultaneously) when all input signals are held "NOP" state and maintain CKE "LOW". Power applied to VDDQ the same time as VTT and VREF.

- 2) After power-up, No-Operation of 200  $\mu$ -seconds minimum is required.
- 3) Start clock and keep CKE "HIGH" to maintain either No-Operation or Device Deselect at the input.
- 4) Issue EMRS enable DLL.
- 5) Issue MRS reset DLL and set device to idle with bit A8 (An additional 200 cycles min of clock are needed for DLL lock)
- 6) Precharge all banks of the device.
- 7) Two or more Auto Refresh commands.
- 8) Issue MRS Initialize device operation.



## Timing Waveforms

Figure 1. AC Parameters for Write Timing (Burst Length=4)



Figure 2. Read Command to Output Data Latency (Burst Length=2)



Figure 3. Read Followed by Write (Burst Lenth=4, CAS Latency=3)



Figure 4. Write followed by Read (Burst Lenth=4, CAS Latency=3)



Figure 5. Precharge Termination of a Burst Read (Burst Length=4, CAS Latency=3)



Figure 6. Precharge Termination of a Burst Write (Burst Length=4)



Figure 7. Auto Precharge after Read Burst (CAS Latency=3)



Figure 8. Auto Precharge after Write Burst



Figure 9. Read Terminated By Burst Stop (Burst Length=8)



Figure 10. Read Terminated by Read (Burst Length=4, CAS Latency=3)



Figure 11. Mode Register Set Command



Figure 12. Active / Precharge Power Down Mode



Note: 1. All banks should be in idle state prior to entering precharge power down mode.

2. One of the banks should be in active state prior to entering active power down mode.

Figure 13. Self Refresh Entry and Exit Cycle



<sup>t</sup>RC is required before any command can be applied, and 200 cycles of clk are required before a READ command can be applied.



### 66 Pin TSOP II Package Outline Drawing Information

Units: mm

